## Tundra Semiconductor Selects Synopsys as Its Primary EDA Partner

PRNewswire MOUNTAIN VIEW, Calif. (NASDAQ-NMS:SNPS)

## Synopsys' Differentiated Offering of Tools, IP and Services Cited as Key to Selection

MOUNTAIN VIEW, Calif., March 9 /PRNewswire-FirstCall/ -- Synopsys, Inc., a world leader in software and IP for semiconductor design and manufacturing, today announced that Tundra Semiconductor Corporation, a leader in System Interconnect, has selected Synopsys as its primary EDA partner. The agreement continues a multiyear collaboration that has resulted in the tapeout of multiple chips for leading communications, computing and storage companies. Synopsys has a strong track record helping Tundra control costs by delivering services, IP and tool integration in a customized flow that maximizes engineering productivity.

"During the past four years we have continued to build a successful relationship with Synopsys by partnering on the tapeout of several advanced process technology products," said Ed Vopni, vice president of Engineering and Operations at Tundra. "We chose Synopsys as our primary EDA partner because they are the best vendor to deliver the services, IP, tools and support we need to bring leading-edge PCIe and RapidIO chips to the market. Synopsys' solutions have allowed us to focus our engineering resources on delivering higher-value, differentiated products that solve our customers design needs."

With this latest agreement, Tundra has now chosen products and services across Synopsys' comprehensive portfolio, including Synopsys DesignWare® cores; Synopsys' Galaxy<sup>™</sup> design platform featuring IC Compiler place-and-route technology, Design Compiler® synthesis, Galaxy Custom Designer<sup>™</sup> mixed-signal implementation, PrimeTime® timing analysis, Star-RCXT<sup>™</sup> parasitic extraction, Hercules<sup>™</sup> physical verification, DFT MAX scan compression synthesis, and TetraMAX® automatic test pattern generation; and Synopsys' Discovery<sup>™</sup> verification platform featuring the VCS®, HSPICE® and HSIM® simulators for analog and digital verification.

"In today's challenging business climate, companies are re-evaluating how chips and systems are developed," said Joachim Kunkel, vice president and general manager for Synopsys' Solutions Group. "As the cost of design rises, companies need to focus on developing core competencies and key partnerships to maximize engineering productivity. Synopsys looks forward to continuing to work closely with Tundra to drive process and cost efficiencies as Tundra introduces new technologies at lower geometries."

## **About Synopsys**

Synopsys, Inc. is the world leader in electronic design automation (EDA), supplying the global electronics market with the software, intellectual property (IP) and services used in semiconductor design and manufacturing. Synopsys' comprehensive, integrated portfolio of implementation, verification, IP, manufacturing and field-programmable gate array (FPGA) solutions helps address the key challenges designers and manufacturers face today, such as power and yield management, software-to-silicon verification and time-to-results. These technology-leading solutions help give Synopsys customers a competitive edge in bringing the best products to market quickly while reducing costs and schedule risk. Synopsys is headquartered in Mountain View, California, and has more than 60 offices located throughout North America, Europe, Japan, Asia and India. Visit Synopsys online at http://www.synopsys.com/.

Synopsys, Design Compiler, DesignWare, Discovery, Galaxy, Galaxy Custom Designer, Hercules, HSIM, HSPICE, PrimeTime, Star-RCXT, TetraMAX and VCS are trademarks or registered trademarks of Synopsys, Inc. Any other trademarks or registered trademarks mentioned in this release are the intellectual property of their respective owners. Editorial Contact: Yvette Huygen Synopsys, Inc. 650-584-4547 yvetteh@synopsys.com

Investor Contact: Lisa Ewbank Synopsys, Inc. 650-584-1901

SOURCE: Synopsys, Inc.

Web site: http://www.synopsys.com/